Show simple item record

dc.contributor.authorTsai, Joryen_US
dc.contributor.authorAgarwal, Ananten_US
dc.date.accessioned2023-03-29T14:37:23Z
dc.date.available2023-03-29T14:37:23Z
dc.date.issued1993-02
dc.identifier.urihttps://hdl.handle.net/1721.1/149216
dc.description.abstractThis paper develops a data reference modeling technique to estimate with high accuracy the cache miss ratio in cache-coherent multiprocessors. The technique involves analyzing the dynamic data referencing behavior of parallel algorithms. Data reference modeling first identifies of different types of shared data blocks accessed during the execution of a parallel algorithm, then captures in a few parameters the cache behavior of each shared block as a function of the problem size, number of processors, and cache size, and finally constructs an analytical expression for each algorithm to estimate the cache miss ratio.en_US
dc.relation.ispartofseriesMIT-LCS-TM-497
dc.titleAnalyzing Multiprocessor Cache Behavior Through Data Reference Modelingen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record