Show simple item record

dc.contributor.authorFinchelstein, Daniel Frederic
dc.contributor.authorSze, Vivienne
dc.contributor.authorSinangil, Mahmut Ersin
dc.contributor.authorChandrakasan, Anantha P.
dc.date.accessioned2010-06-02T15:37:37Z
dc.date.available2010-06-02T15:37:37Z
dc.date.issued2009-10
dc.date.submitted2009-01
dc.identifier.issn0018-9200
dc.identifier.otherINSPEC Accession Number: 10957788
dc.identifier.urihttp://hdl.handle.net/1721.1/55361
dc.description.abstractThe H.264/AVC video coding standard can deliver high compression efficiency at a cost of increased complexity and power. The increasing popularity of video capture and playback on portable devices requires that the power of the video codec be kept to a minimum. This work implements several architecture optimizations such as increased parallelism, pipelining with FIFOs, multiple voltage/frequency domains, and custom voltage-scalable SRAMs that enable low voltage operation to reduce the power of a high-definition decoder. Dynamic voltage and frequency scaling can efficiently adapt to the varying workloads by leveraging the low voltage capabilities and domain partitioning of the decoder. An H.264/AVC Baseline Level 3.2 decoder ASIC was fabricated in 65-nm CMOS and verified. For high definition 720p video decoding at 30 frames per second (fps), it operates down to 0.7 V with a measured power of 1.8 mW, which is significantly lower than previously published results. The highly scalable decoder is capable of operating down to 0.5 V for decoding QCIF at 15 fps with a measured power of 29 muW.en
dc.description.sponsorshipTexas Instruments Incorporateden
dc.description.sponsorshipNokia Corporationen
dc.language.isoen_US
dc.publisherInstitute of Electrical and Electronics Engineersen
dc.relation.isversionofhttp://dx.doi.org/10.1109/jssc.2009.2028933en
dc.rightsArticle is made available in accordance with the publisher's policy and may be subject to US copyright law. Please refer to the publisher's site for terms of use.en
dc.sourceIEEEen
dc.subjectlow-power electronicsen
dc.subjectcache memoriesen
dc.subjectSRAM chipsen
dc.subjectVideo codecsen
dc.subjectH.264/AVCen
dc.subjectCMOS memory circuitsen
dc.subjectCMOS digital integrated circuitsen
dc.titleA 0.7-V 1.8-mW H.264/AVC 720p Video Decoderen
dc.typeArticleen
dc.identifier.citationSze, V. et al. “A 0.7-V 1.8-mW H.264/AVC 720p Video Decoder.” Solid-State Circuits, IEEE Journal of 44.11 (2009): 2943-2956. © 2009 Institute of Electrical and Electronics Engineers.en
dc.contributor.departmentMassachusetts Institute of Technology. Department of Electrical Engineering and Computer Scienceen_US
dc.contributor.departmentMassachusetts Institute of Technology. Microsystems Technology Laboratoriesen_US
dc.contributor.approverChandrakasan, Anantha P.
dc.contributor.mitauthorSze, Vivienne
dc.contributor.mitauthorSinangil, Mahmut Ersin
dc.contributor.mitauthorChandrakasan, Anantha P.
dc.relation.journalIEEE Journal of Solid-State Circuitsen
dc.eprint.versionFinal published versionen
dc.type.urihttp://purl.org/eprint/type/JournalArticleen
eprint.statushttp://purl.org/eprint/status/PeerRevieweden
dspace.orderedauthorsSze, Vivienne; Finchelstein, Daniel F.; Sinangil, Mahmut E.; Chandrakasan, Anantha P.en
dc.identifier.orcidhttps://orcid.org/0000-0002-5977-2748
dc.identifier.orcidhttps://orcid.org/0000-0003-4841-3990
mit.licensePUBLISHER_POLICYen
mit.metadata.statusComplete


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record